High-speed static programmable logic array in LOCMOS
- 1 June 1976
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Journal of Solid-State Circuits
- Vol. 11 (3) , 365-369
- https://doi.org/10.1109/JSSC.1976.1050737
Abstract
A large static programmable logic array (PLA) with 20 inputs, 94 product terms, and 24 outputs, designed and realized in LOCMOS, the complementary MOS technology with isolation by local oxidation of silicon. Layout and physical parameters of this technology resulted in a simple, dense, and low-capacity design. The dc and transient features of different realization possibilities have been simulated. Design automation tools have been developed to ensure error-free personalization of the PLA. A density of 160 gates per mm/SUP 2/ has been achieved. Samples show average propagation delays of 100 ns, while dissipation is typically 120 mW.Keywords
This publication has 3 references indexed in Scilit:
- High-Speed Dynamic Programmable Logic Array ChipIBM Journal of Research and Development, 1975
- An Introduction to Array LogicIBM Journal of Research and Development, 1975
- Local oxidation of silicon/CMOS: Technology/design system for LSI in CMOSPublished by Institute of Electrical and Electronics Engineers (IEEE) ,1974