Design and optimization of dual-threshold circuits for low-voltage low-power applications
- 1 March 1999
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Transactions on Very Large Scale Integration (VLSI) Systems
- Vol. 7 (1) , 16-24
- https://doi.org/10.1109/92.748196
Abstract
Reduction in leakage power has become an important concern in low-voltage, low-power, and high-performance applications. In this paper, we use the dual-threshold technique to reduce leakage power by assigning a high-threshold voltage to some transistors in noncritical paths, and using low-threshold transistors in critical path(s). In order to achieve the best leakage power saving under target performance constraints, an algorithm is presented for selecting and assigning an optimal high-threshold voltage. A general leakage current model which has been verified by HSPICE simulations is used to estimate leakage power. Results show that the dual-threshold technique is good for leakage power reduction during both standby and active modes. For some ISCAS benchmark circuits, the leakage power can be reduced by more than 80%. The total active power saving can be around 50% and 20% at low- and high-switching activities, respectively.Keywords
This publication has 15 references indexed in Scilit:
- Transistor Sizing Issues And Tool For Multi-threshold Cmos TechnologyPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2005
- Estimation of standby leakage power in CMOS circuit considering accurate modeling of transistor stacksPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- Design and optimization of low voltage high performance dual threshold CMOS circuitsPublished by Association for Computing Machinery (ACM) ,1998
- A 1-V high-speed MTCMOS circuit scheme for power-down application circuitsIEEE Journal of Solid-State Circuits, 1997
- Device and Technology Impact on Low Power ElectronicsPublished by Springer Nature ,1996
- 1-V power supply high-speed digital circuit technology with multithreshold-voltage CMOSIEEE Journal of Solid-State Circuits, 1995
- CMOS scaling for high performance and low power-the next ten yearsProceedings of the IEEE, 1995
- Statistical estimation of the switching activity in digital circuitsPublished by Association for Computing Machinery (ACM) ,1994
- A Monte Carlo approach for power estimationIEEE Transactions on Very Large Scale Integration (VLSI) Systems, 1993
- BSIM: Berkeley short-channel IGFET model for MOS transistorsIEEE Journal of Solid-State Circuits, 1987