Design for testability and built-in self test: a review
- 1 May 1989
- journal article
- review article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Transactions on Industrial Electronics
- Vol. 36 (2) , 129-140
- https://doi.org/10.1109/41.19062
Abstract
A summary is presented of a number of design-for-testability (DFT) and built-in self-test (BIST) schemes that can be used in modern VLSI circuits. The DFT methods presented are used to increase the controllability and observability of the circuit design. Partitioning, bus architectures, test-point insertion, and scan methods are discussed. On-chip hardware for real-time test-pattern generation and data compression are investigated. Several of the DFT methods are then combined to form BIST hardware configurations. Built-in evaluation and self-test (BEST), autonomous test, scan with random inputs, built-in logic block observer (BILBO), partitioning with BEST, test-point insertion with on-chip control, and combined test-pattern generation and data compression (CTGC) are considered. An overview of each BIST scheme is offered.<>Keywords
This publication has 21 references indexed in Scilit:
- Analog/digital ASIC design for testabilityIEEE Transactions on Industrial Electronics, 1989
- Statistical fault samplingIEEE Transactions on Industrial Electronics, 1989
- Bounds and analysis of aliasing errors in linear feedback shift registersIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 1988
- Circular self-test path: a low-cost BIST techniquePublished by Association for Computing Machinery (ACM) ,1987
- Condensed Linear Feedback Shift Register (LFSR) Testing—A Pseudoexhaustive Test TechniqueIEEE Transactions on Computers, 1986
- Testability: Barriers to AcceptanceIEEE Design & Test of Computers, 1986
- Review of built-in test methodologies for gate arraysIEE Proceedings I Solid State and Electron Devices, 1985
- LOCST: A Built-In Self-Test TechniqueIEEE Design & Test of Computers, 1984
- Test Point Placement to Simplify Fault DetectionIEEE Transactions on Computers, 1974
- Enhancing Testability of Large-Scale Integrated Circuits via Test Points and Additional LogicIEEE Transactions on Computers, 1973