The yield enhancement of field-programmable gate arrays
- 1 March 1994
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Transactions on Very Large Scale Integration (VLSI) Systems
- Vol. 2 (1) , 115-123
- https://doi.org/10.1109/92.273147
Abstract
The fine granularity and reconfigurable nature of field-programmable gate arrays (FPGA's) suggest that defect-tolerant methods can be readily applied to these devices in order to increase their maximum economic sizes, through increased yield. This paper identifies the inability to contain faults within single cells and the need for fast reconfiguration as the key obstacles to obtaining a significant increase in yield. Monte Carlo defect modeling of the photolithographic layers of VLSI FPGA's is used as a foundation for the yield modeling of various defect-tolerant architectures. Results suggest that a medium-grain architecture is the best solution, offering a substantial increase in size without significant side effects. This architecture is shown to produce greater gate densities than the alternative approach of realizing ultralarge scale FPGA's-multichip modules.<Keywords
This publication has 15 references indexed in Scilit:
- Labyrinth: a homogeneous computational mediumPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- AnyBoard: an FPGA-based, reconfigurable systemIEEE Design & Test of Computers, 1992
- Prospects for WSI: a manufacturing perspectiveComputer, 1992
- Computer-aided prototyping for ASIC-based systemsIEEE Design & Test of Computers, 1991
- Realistic Yield Simulation for VLSIC Structural FailuresIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 1987
- VLASIC: A Catastrophic Fault Yield Simulator for Integrated CircuitsIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 1986
- A review of fault-tolerant techniques for the enhancement of integrated circuit yieldProceedings of the IEEE, 1986
- Modeling of defects in integrated circuit photolithographic patternsIBM Journal of Research and Development, 1984
- Yield Model for Productivity Optimization of VLSI Memory Chips with Redundancy and Partially Good ProductIBM Journal of Research and Development, 1980
- An Approach to Highly Integrated, Computer-Maintained Cellular ArraysIEEE Transactions on Computers, 1977