A versatile CMOS rate multiplier/variable divider
- 1 June 1983
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Journal of Solid-State Circuits
- Vol. 18 (3) , 267-272
- https://doi.org/10.1109/jssc.1983.1051938
Abstract
A versatile integrated circuit that delivers an optimally spaced output signal is presented. The paper includes a comparison of the commonly used rate-multiplication scheme and the accumulator rate-multiplier principle. It is shown that this principle always delivers the best possible digital approximation of a regular signal, but it is inherently slower. The design considerations for speed improvement are described, together with a scheme that leads to the special feature of a programmable denominator. In this case, the circuit can be used as, for example, a binary rate multiplier, BCD rate multiplier, and variable divider, etc. Cascading possibilities are shown, and some application areas are given. The circuit is ideally suited for use as a microprocessor compatible peripheral circuit in digital control systems.Keywords
This publication has 8 references indexed in Scilit:
- Application of the loose-locked oscillator in a professional short-wave receiverRadio and Electronic Engineer, 1979
- Multiplier for delta-modulated signalsElectronics Letters, 1978
- Simple logarithmic time base generatorReview of Scientific Instruments, 1978
- A loose-locked oscillatorRadio and Electronic Engineer, 1978
- Digital interpolation†International Journal of Electronics, 1974
- A Flexible Rate Multiplier Circuit with Uniform Pulse Distribution OutputsIEEE Transactions on Computers, 1972
- Pulse-Code Modulation to Voice Conversion - Binary Rate Multiplier Differential Pulse-Code-Modulation DecoderIEEE Transactions on Communication Technology, 1971
- Signal processing and computation using pulse-rate techniquesRadio and Electronic Engineer, 1969