A 0.4-4-Gb/s CMOS quad transceiver cell using on-chip regulated dual-loop PLLs
- 29 April 2003
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Journal of Solid-State Circuits
- Vol. 38 (5) , 747-754
- https://doi.org/10.1109/jssc.2003.810045
Abstract
This paper describes the design and implementation of a quad high-speed transceiver cell fabricated in 0.13-/spl mu/m CMOS technology. The clocking circuit of the cell employs a dual-loop architecture with a high-bandwidth core phase-locked loop (PLL) and low-bandwidth digitally controlled interpolators. To achieve low jitter while maintaining low power consumption, the dual-loop PLL uses two on-chip linear regulators of different bandwidths, one for the core and the other for the interpolator loop. The prototype chip operates from 400 Mb/s to 4 Gb/s with a bit error rate of <10/sup -14/. The quad cell consumes 390 mW at 2.5 Gb/s (95 mW/link) under typical operating conditions with a 400-mV output swing driving double terminated links.Keywords
This publication has 15 references indexed in Scilit:
- A 0.5-3.5 Gb/s low-power low-jitter serial data CMOS transceiverPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2003
- An 84-mW 4-Gb/s clock and data recovery circuit for serial link applicationsPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- A variable-frequency parallel I/O interface with adaptive power-supply regulationIEEE Journal of Solid-State Circuits, 2000
- A low-noise, 900-MHz VCO in 0.6-μm CMOSIEEE Journal of Solid-State Circuits, 1999
- A high-speed, low-power clock generator for a microprocessor applicationIEEE Journal of Solid-State Circuits, 1998
- A 660 MB/s interface megacell portable circuit in 0.3 μm-0.7 μm CMOS ASICIEEE Journal of Solid-State Circuits, 1996
- Fully integrated CMOS phase-locked loop with 15 to 240 MHz locking range and ±50 ps jitterIEEE Journal of Solid-State Circuits, 1995
- A 2.5 V CMOS delay-locked loop for 18 Mbit, 500 megabyte/s DRAMIEEE Journal of Solid-State Circuits, 1994
- Cascode voltage switch logic: A differential CMOS logic familyPublished by Institute of Electrical and Electronics Engineers (IEEE) ,1984
- Clock recovery from random binary signalsElectronics Letters, 1975