A 4-level storage 4 Gb DRAM
- 22 November 2002
- conference paper
- Published by Institute of Electrical and Electronics Engineers (IEEE)
Abstract
Bit-cost reduction is one of the most serious issues for file application DRAMs. Chip size reduction or density increase has been an effective solution. Lithographic technology has permitted this density increase through 70% reduction in the minimum design rule for each subsequent DRAM generation. However, for further density increase, another memory cell reduction technology is needed. Multi-level storage is one circuit technology that can reduce the effective cell size since it allows the storage of multiple voltage levels in a single memory cell functioning as a multi-bit memory. When four levels are stored in a single memory cell, the effective cell size is halved. The authors show that a charge-coupling sense amplifier, charge-sharing restore, and time-shared sensing increase speed and reduce sense-circuit area for 4 Gb DRAM.Keywords
This publication has 6 references indexed in Scilit:
- A 1 Gb DRAM for file applicationsPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- 256-Mb DRAM circuit technologies for file applicationsIEEE Journal of Solid-State Circuits, 1993
- An experimental DRAM with a NAND-structured cellIEEE Journal of Solid-State Circuits, 1993
- An experimental 2-bit/cell storage DRAM for macrocell or memory-on-logic applicationIEEE Journal of Solid-State Circuits, 1989
- A novel memory cell architecture for high-density DRAMsPublished by Institute of Electrical and Electronics Engineers (IEEE) ,1989
- A 16-level/cell dynamic memoryIEEE Journal of Solid-State Circuits, 1987