Capless annealing of InP for metal-insulator-semiconductor field-effect transistor applications
- 1 September 1984
- journal article
- Published by AIP Publishing in Applied Physics Letters
- Vol. 45 (5) , 532-534
- https://doi.org/10.1063/1.95304
Abstract
A simple capless annealing process for post-implantation annealing of InP material is described. The technique incorporates a simple boat design and uses InP+Sn as the source of phosphorus overpressure. Using this process, Si-implanted (4×1012 cm−2 dose) InP layers show mobilities at room temperature and 77 K in the range of 3200 and ∼10 000 cm2/Vs, respectively. Dopant depth profiles with peak donor densities of 2×1017 cm−3 and minimal redistribution of impurities were obtained. Depletion-mode InP metal-insulator-semiconductor field-effect transistors fabricated with 4-μm gate lengths using ion-implanted channel and source-drain regions, show channel mobilities of 2500 cm2/Vs.Keywords
This publication has 14 references indexed in Scilit:
- Rapid thermal annealing of Se and Be implanted InP using an ultrahigh power argon arc lampApplied Physics Letters, 1983
- Transient annealing of indium phosphideIEEE Electron Device Letters, 1983
- N type doping of inp by ion implantationJournal of Electronic Materials, 1983
- Thin film encapsulants for annealing GaAs and InPThin Solid Films, 1983
- Electrical properties and atomic distribution studies in ion implanted InPNuclear Instruments and Methods, 1981
- Dose thresholds for implantation of iron-doped indium phosphideJournal of Applied Physics, 1981
- The electrical characteristics of InP implanted with the column IV elementsSolid-State Electronics, 1980
- Silicon-ion implantation in InP and annealing with CVD SiO2 encapsulationJournal of Applied Physics, 1980
- Ion implantation of sulfur in Cr-doped InP at room temperatureJournal of Applied Physics, 1980
- Implantation and PH 3 Ambient Annealing of InPJournal of the Electrochemical Society, 1978