Technology design for high current and ESD robustness in a deep submicron CMOS process
- 1 October 1994
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Electron Device Letters
- Vol. 15 (10) , 383-385
- https://doi.org/10.1109/55.320975
Abstract
The intrinsic ESD/EOS robustness of a technology is determined by the sensitivity to thermal initiated second breakdown. We show, for the first time, high current and ESD robustness results for a deep submicron CMOS technology with drawn poly gate lengths of 0.35 μm and oxide thicknesses down to 4.5 nm. It is shown that a transistor design window can be determined for optimized drive current and good robustness, while maintaining low off currents. An important observation is that robustness increases for smaller channel lengths and is directly proportional to the transistor drive current. Hence, robust deep submicron technologies can be designed with optimized transistor performance without using additional masks or increasing process complexity.Keywords
This publication has 5 references indexed in Scilit:
- ESD sensitivity and VLSI technology trends: thermal breakdown and dielectric breakdownJournal of Electrostatics, 1994
- ESD: a pervasive reliability concern for IC technologiesProceedings of the IEEE, 1993
- Improving the ESD failure threshold of silicided n-MOS output transistors by ensuring uniform current flowIEEE Transactions on Electron Devices, 1992
- ESD failure modes: characteristics mechanisms, and process influencesIEEE Transactions on Electron Devices, 1992
- Characterization and modeling of second breakdown in NMOST's for the extraction of ESD-related process and design parametersIEEE Transactions on Electron Devices, 1991