A reduced-area scheme for carry-select adders
- 1 October 1993
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Transactions on Computers
- Vol. 42 (10) , 1163-1170
- https://doi.org/10.1109/12.257703
Abstract
The carry-select or conditional-sum adders require carry-chain evaluations for each block for both the values of block-carry-in, 0 and 1. The author introduces a scheme to generate carry bits with block-carry-in 1 from the carries of a block with block-carry-in 0. This scheme is then applied to carry-select and parallel-prefix adders to derive a more area-efficient implementation for both the cases. The proposed carry-select scheme is assessed relative to carry-ripple, classical carry-select, and carry-skip adders. The analytic evaluation is done with respect to the gate-count model for area and gate-delay units for time.<>Keywords
This publication has 15 references indexed in Scilit:
- Optimal group distribution in carry-skip addersPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2003
- Designing optimum carry-skip addersPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- Delay optimization of carry-skip adders and block carry-lookahead addersPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- Analysis and design of CMOS Manchester adders with variable carry-skipIEEE Transactions on Computers, 1990
- A Way to Build Efficient Carry-Skip AddersIEEE Transactions on Computers, 1987
- Regular, area-time efficient carry-lookahead addersJournal of Parallel and Distributed Computing, 1986
- Some optimal schemes for ALU implementation in VLSI technologyPublished by Institute of Electrical and Electronics Engineers (IEEE) ,1985
- A Regular Layout for Parallel AddersIEEE Transactions on Computers, 1982
- On Determination of Optimal Distributions of Carry Skips in AddersIEEE Transactions on Electronic Computers, 1967
- Skip Techniques for High-Speed Carry-Propagation in Binary Arithmetic UnitsIEEE Transactions on Electronic Computers, 1961