Yield and performance enhancement through redundancy in VLSI and WSI multiprocessor systems
- 1 May 1986
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in Proceedings of the IEEE
- Vol. 74 (5) , 699-711
- https://doi.org/10.1109/proc.1986.13532
Abstract
New challenges have been brought to fault-tolerant computing and processor architecture research because of developments in IC technology. One emerging area is development of architectures, built by interconnecting a large number of processing elements on a single chip or wafer. Two important areas, related to such VLSI processor arrays, are the focus of this paper; they are fault-tolerance and yield improvement techniques. Fault tolerance in these VLSI processor arrays is of real practical significance; it provides for much-needed reliability improvement. Therefore, we first describe the underlying concepts of fault tolerance at work in these multiprocessor systems. These precepts are useful to then present certain techniques that will incorporate fault tolerance integrally into the design. In the second part of the paper we discuss models that evaluate how yield enhancement and reliability improvement may be achieved by certain fault-tolerant techniques.Keywords
This publication has 29 references indexed in Scilit:
- Dynamic testing strategy for distributed systemsIEEE Transactions on Computers, 1989
- Configuration of VLSI Arrays in the Presence of DefectsJournal of the ACM, 1984
- A multiprocessor network suitable for single-chip VLSI implementationPublished by Association for Computing Machinery (ACM) ,1984
- The Diogenes Approach to Testable Fault-Tolerant Arrays of ProcessorsIEEE Transactions on Computers, 1983
- Fault-tolerant wafer-scale architectures for VLSIACM SIGARCH Computer Architecture News, 1982
- Yield Model for Productivity Optimization of VLSI Memory Chips with Redundancy and Partially Good ProductIBM Journal of Research and Development, 1980
- Distributed fault-tolerance for large multiprocessor systemsPublished by Association for Computing Machinery (ACM) ,1980
- The Structure of Parallel AlgorithmsPublished by Elsevier ,1980
- Wafer-scale integration-a fault-tolerant procedureIEEE Journal of Solid-State Circuits, 1978
- An Approach to Highly Integrated, Computer-Maintained Cellular ArraysIEEE Transactions on Computers, 1977