Generation of Stacking Faults and Dislocation Loops in Silicon Wafers
- 1 February 1972
- journal article
- conference paper
- Published by AIP Publishing in Journal of Applied Physics
- Vol. 43 (2) , 733-735
- https://doi.org/10.1063/1.1661189
Abstract
Thermal oxidation of silicon is shown to result in the generation of stacking faults and dislocation loops at a damage-free polish-etched surface provided the silicon wafer is subjected to a prior thermal treatment. If a fresh damage-free surface is created following the preoxidation thermal treatment, only dislocation loops are generated. The concentration of both types of defects are strongly affected by the cooling rate from the preoxidation thermal treatment.This publication has 9 references indexed in Scilit:
- Silicon Defect Structure Induced by Arsenic Diffusion and Subsequent Steam OxidationIBM Journal of Research and Development, 1970
- Oxidation, defects and vacancy diffusion in siliconPhilosophical Magazine, 1969
- Stacking Faults in Annealed Silicon SurfacesJournal of Applied Physics, 1969
- Stacking faults in steam-oxidized siliconActa Metallurgica, 1966
- Diffraction contrast analysis of two-dimensional defects present in silicon after annealingPhilosophical Magazine, 1966
- Fault Planes in Steam-Oxidized SiliconJournal of Applied Physics, 1965
- Two-dimensional defects in silicon after annealing in wet oxygenPhilosophical Magazine, 1965
- Growth of Lattice Defects in Silicon during OxidationJournal of Applied Physics, 1964
- Surface Damage and Copper Precipitation in SiliconPhysica Status Solidi (b), 1963