Networks on chips: a new SoC paradigm
Top Cited Papers
- 7 August 2002
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in Computer
- Vol. 35 (1) , 70-78
- https://doi.org/10.1109/2.976921
Abstract
On-chip micronetworks, designed with a layered methodology, will meet the distinctive challenges of providing functionally correct, reliable operation of interacting system-on-chip components. A system on chip (SoC) can provide an integrated solution to challenging design problems in the telecommunications, multimedia, and consumer electronics domains. Much of the progress in these fields hinges on the designers' ability to conceive complex electronic engines under strong time-to-market pressure. Success will require using appropriate design and process technologies, as well as interconnecting existing components reliably in a plug-and-play fashion. Focusing on using probabilistic metrics such as average values or variance to quantify design objectives such as performance and power will lead to a major change in SoC design methodologies. Overall, these designs will be based on both deterministic and stochastic models. Creating complex SoCs requires a modular, component-based approach to both hardware and software design. Despite numerous challenges, the authors believe that developers will solve the problems of designing SoC networks. At the same time, they believe that a layered micronetwork design methodology will likely be the only path to mastering the complexity of future SoC designs.Keywords
This publication has 10 references indexed in Scilit:
- The future of wiresProceedings of the IEEE, 2001
- A 1-V heterogeneous reconfigurable DSP IC for wireless baseband digital signal processingIEEE Journal of Solid-State Circuits, 2000
- Toward achieving energy efficiency in presence of deep submicron noiseIEEE Transactions on Very Large Scale Integration (VLSI) Systems, 2000
- The future of interconnection technologyIBM Journal of Research and Development, 2000
- System-level power optimizationACM Transactions on Design Automation of Electronic Systems, 2000
- A generic architecture for on-chip packet-switched interconnectionsPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2000
- A single-chip, 1.6-billion, 16-b MAC/s multiprocessor DSPIEEE Journal of Solid-State Circuits, 2000
- A global wiring paradigm for deep submicron designIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2000
- Raw ComputationScientific American, 1999
- Digital Systems EngineeringPublished by Cambridge University Press (CUP) ,1998