Sequential test generation with reduced test clocks for partial scan designs
- 17 December 2002
- conference paper
- Published by Institute of Electrical and Electronics Engineers (IEEE)
Abstract
Partial scan design technique is often preferred to full scan because the use of smaller number of scan flip-flops leads to less performance degradation and less overhead. However, the number of clocks required to apply a test vector is proportional to the number of flip-flops in the scan path whenever scan is performed. This tends to increase the test application considerably. In this paper we presents an algorithm to generate a test with fewer test clocks for partial scan designs by using sequential test generation and scan strategies. The objective is to find a test that requires less test clocks while achieving high fault coverage. The algorithm, Test Application time Reduction for Partial scan design (TARP), is implemented and tested on a set of ISCAS sequential benchmark circuits. The algorithm produces a test with substantial reduction in the number of test clocks, compared to a test in which each test vector is associated with a scan operation.Keywords
This publication has 8 references indexed in Scilit:
- Selectable Length Partial Scan: A Method to Reduce Vector LengthPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2005
- Combinational profiles of sequential benchmark circuitsPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2003
- A design for testability scheme to reduce test application time in full scanPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2003
- Ordering storage elements in a single scan chainPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- Partial scan by use of empirical testabilityPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- An efficient algorithm for sequential circuit test generationIEEE Transactions on Computers, 1993
- An algorithm to reduce test application time in full scan designsPublished by Institute of Electrical and Electronics Engineers (IEEE) ,1992
- Design for Testability—A SurveyIEEE Transactions on Computers, 1982