Effects of inductance on the propagation delay and repeater insertion in VLSI circuits
Top Cited Papers
- 1 April 2000
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Transactions on Very Large Scale Integration (VLSI) Systems
- Vol. 8 (2) , 195-206
- https://doi.org/10.1109/92.831439
Abstract
A closed-form expression for the propagation delay of a CMOS gate driving a distributed RLC line is introduced that is within 5% of dynamic circuit simulations for a wide range of RLC loads. It is shown that the error in the propagation delay if inductance is neglected and the interconnect is treated as a distributed RC line can be over 35% for current on-chip interconnect. It is also shown that the traditional quadratic dependence of the propagation delay on the length of the interconnect for RC lines approaches a linear dependence as inductance effects increase. On-chip inductance is therefore expected to have a profound effect on traditional high-performance integrated circuit (IC) design methodologies. The closed-form delay model is applied to the problem of repeater insertion in RLC interconnect. Closed-form solutions are presented for inserting repeaters into RLC lines that are highly accurate with respect to numerical solutions. RC models can create errors of up to 30% in the total propagation delay of a repeater system as compared to the optimal delay if inductance is considered. The error between the RC and RLC models increases as the gate parasitic impedances decrease with technology scaling. Thus, the importance of inductance in high-performance very large scale integration (VLSI) design methodologies will increase as technologies scale.Keywords
This publication has 17 references indexed in Scilit:
- Wire Segmenting For Improved Buffer InsertionPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2005
- Buffer placement in distributed RC-tree networks for minimal Elmore delayPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- Repeater design to reduce delay and power in resistive interconnectIEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing, 1998
- Figures of merit to characterize the importance of on-chip inductancePublished by Association for Computing Machinery (ACM) ,1998
- When are transmission-line effects important for on-chip interconnections?IEEE Transactions on Microwave Theory and Techniques, 1997
- Modeling and characterization of long on-chip interconnections for high-performance microprocessorsIBM Journal of Research and Development, 1995
- FD-TD modeling of digital signal propagation in 3-D circuits with passive and active loadsIEEE Transactions on Microwave Theory and Techniques, 1994
- Optimum buffer circuits for driving long uniform linesIEEE Journal of Solid-State Circuits, 1991
- High-speed signal propagation on lossy transmission linesIBM Journal of Research and Development, 1990
- Optimal interconnection circuits for VLSIIEEE Transactions on Electron Devices, 1985