Titanium disilicide contact resistivity and its impact on 1-µm CMOS circuit performance
- 1 March 1987
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Transactions on Electron Devices
- Vol. 34 (3) , 562-574
- https://doi.org/10.1109/t-ed.1987.22964
Abstract
A major feature of modern 1-µm CMOS technology is the use of TiSi 2 -clad diffusions with effective sheet resistances of typically 1 Ω /square. However, until now very little attention has been given to the contact resistance between the TiSi 2 and the underlying diffusions which form the source and drain of the active transistors. Our experimental results have shown that, depending on process conditions, the specific contact resistivity from silicide to n-diffusion varies by six orders of magnitude. In this work it is demonstrated that unless proper care is taken with respect to junction doping concentrations and post-silicide processing to minimize the silicide to diffusion contact resistance, the use of silicided diffusions actually can be detrimental to circuit performance instead of the intended performance enhancement. In this paper we will present: 1) a novel method to evaluate silicide to diffusion contact resistance using only two masks, 2) an outline of the process conditions that yield a minimum contact resistance, 3)circuit simulations showing the impact of this work on circuit performance, and 4) results showing that the modulation of the contact resistance at high current levels can distort the MOS linear region current-voltage characteristics.Keywords
This publication has 20 references indexed in Scilit:
- Determination of contact parameters of interconnecting layers in VLSI circuitsIEEE Transactions on Electron Devices, 1986
- An accurate method to extract specific contact resistivity using cross-bridge Kelvin resistorsIEEE Electron Device Letters, 1985
- Geometry effects in MOSFET channel length extraction algorithmsIEEE Electron Device Letters, 1985
- Reliability effects on MOS transistors due to hot-carrier injectionIEEE Transactions on Electron Devices, 1985
- An As-P(n+-n-)double diffused drain MOSFET for VLSI'sIEEE Transactions on Electron Devices, 1983
- An empirical model for device degradation due to hot-carrier injectionIEEE Electron Device Letters, 1983
- Obtaining the specific contact resistance from transmission line model measurementsIEEE Electron Device Letters, 1982
- Titanium disilicide self-aligned source/drain + gate technologyPublished by Institute of Electrical and Electronics Engineers (IEEE) ,1982
- A re-examination of practical scalability limits of n-channel and p-channel MOS devices for VLSIPublished by Institute of Electrical and Electronics Engineers (IEEE) ,1981
- Design and characteristics of the lightly doped drain-source (LDD) insulated gate field-effect transistorIEEE Transactions on Electron Devices, 1980