A Scaleable Technique for the Measurement of Intrinsic MOS Capacitance with Atto-Farad Resolution
- 1 February 1985
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Journal of Solid-State Circuits
- Vol. 20 (1) , 264-276
- https://doi.org/10.1109/jssc.1985.1052302
Abstract
An on-chip capacitance measurement technique used for interline capacitances has been extended to MOS transistor capacitance measurements. The gate of the test transistor is connected to a reference capacitance made on the same chip. Small ac signals are applied to one of the transistor terminals successively. The magnitude of the ac voltages appearing on the gate node is measured indirectly. C/sub gd/,C/sub gs/ and C/sub gb/ are calculated accurately from the measured ac voltage and the reference capacitance value. It was found that C/sub gd/ and C/sub gs/, are measured completely free of parasitic capacitances resulting from both the internal on-chip circuit and external wiring. The on-chip circuit is simple and can easily be scaled down. These features insure this technique is the most suitable for the measurement of minimum-geometry transistors with atto-Farad-range resolution. It is shown that this technique has the ability to detect the capacitance difference which comes from the misalignment of source and drain metal connections. Measurements with this technique are used to first describe the short- and narrow-channel effects on MOS transistor capacitance.Keywords
This publication has 43 references indexed in Scilit:
- An analytic MOSFET model including internodal capacitances: Results on device scaling and parasitic limitationsPublished by Institute of Electrical and Electronics Engineers (IEEE) ,1981
- The Simulation of MOS Integrated Circuits Using SPICE2Published by Defense Technical Information Center (DTIC) ,1980
- Transient analysis of MOS transistorsIEEE Transactions on Electron Devices, 1980
- A general four-terminal charging-current model for the insulated-gate field-effect transistor—ISolid-State Electronics, 1980
- A general formulation of the parameters of the equivalent circuit model of the IGFET—IISolid-State Electronics, 1980
- Relation between incremental intrinsic capacitances and transconductances in MOS transistorsIEEE Transactions on Electron Devices, 1980
- Modelling inter-electrode capacitances in a MOS transistorPublished by Institute of Electrical and Electronics Engineers (IEEE) ,1979
- A charge-oriented model for MOS transistor capacitancesIEEE Journal of Solid-State Circuits, 1978
- A new approach to the theory and modeling of insulated-gate field-effect transistorsIEEE Transactions on Electron Devices, 1977
- Calculation of the turn-on behavior of mostSolid-State Electronics, 1974