Die Stacking (3D) Microarchitecture
Top Cited Papers
- 1 December 2006
- conference paper
- Published by Institute of Electrical and Electronics Engineers (IEEE)
- No. 10724451,p. 469-479
- https://doi.org/10.1109/micro.2006.18
Abstract
3D die stacking is an exciting new technology that increases transistor density by vertically integrating two or more die with a dense, high-speed interface. The result of 3D die stacking is a significant reduction of interconnect both within a die and across dies in a system. For instance, blocks within a microprocessor can be placed vertically on multiple die to reduce block to block wire distance, latency, and power. Disparate Si technologies can also be combined in a 3D die stack, such as DRAM stacked on a CPU, resulting in lower power higher BW and lower latency interfaces, without concern for technology integration into a single process flow. 3D has the potential to change processor design constraints by providing substantial power and performance benefits. Despite the promising advantages of 3D, there is significant concern for thermal impact. In this research, we study the performance advantages and thermal challenges of two forms of die stacking: Stacking a large DRAM or SRAM cache on a microprocessor and dividing a traditional micro architecture between two die in a stackKeywords
This publication has 25 references indexed in Scilit:
- PicoServerPublished by Association for Computing Machinery (ACM) ,2006
- Introspective 3D chipsPublished by Association for Computing Machinery (ACM) ,2006
- Implementing caches in a 3D technology for high performance processorsPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2006
- Bridging the Processor-Memory Performance Gapwith 3D IC TechnologyIEEE Design & Test of Computers, 2005
- Thermal-driven multilevel routing for 3-D ICsPublished by Association for Computing Machinery (ACM) ,2005
- Wafer-level 3D manufacturing issues for streaming video processorsPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2004
- Guidelines for structural and material-system design of a highly reliable 3D die-stacked module with copper through-viasPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2004
- 3D interconnect through aligned wafer level bondingPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2003
- 3D direct vertical interconnect microprocessors test vehiclePublished by Association for Computing Machinery (ACM) ,2003
- Interconnect characteristics of 2.5-D system integration schemePublished by Association for Computing Machinery (ACM) ,2001