Avalanche multiplication in a compact bipolar transistor model for circuit simulation
- 1 July 1989
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Transactions on Electron Devices
- Vol. 36 (7) , 1376-1380
- https://doi.org/10.1109/16.30944
Abstract
No abstract availableKeywords
This publication has 9 references indexed in Scilit:
- New formulation of the current and charge relations in bipolar transistor modeling for CACD purposesIEEE Transactions on Electron Devices, 1985
- Modeling of avalanche generation current of bipolar junction transistors for computer circuit simulationIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 1982
- Bipolar transistor modeling of avalanche generation for computer circuit simulationIEEE Transactions on Electron Devices, 1975
- Modeling of avalanche effect in integral charge control modelIEEE Transactions on Electron Devices, 1972
- Measurement of the ionization rates in diffused silicon p-n junctionsSolid-State Electronics, 1970
- Temperature Coefficient of the Breakdown Voltage of Silicon p-n Junctions†International Journal of Electronics, 1967
- A theory of transistor cutoff frequency (fT) falloff at high current densitiesIRE Transactions on Electron Devices, 1962
- Ionization Rates for Electrons and Holes in SiliconPhysical Review B, 1958
- Ionization Rates for Holes and Electrons in SiliconPhysical Review B, 1957