Understanding MOSFET mismatch for analog design
Top Cited Papers
- 10 March 2003
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Journal of Solid-State Circuits
- Vol. 38 (3) , 450-456
- https://doi.org/10.1109/jssc.2002.808305
Abstract
Despite the significance of matched devices in analog circuit design, mismatch modeling for design application has been lacking. This paper addresses misconceptions about MOSFET mismatch for analog design. V/sub t/ mismatch does not follow a simplistic 1/(/spl radic/area) law, especially for wide/short and narrow/long devices, which are common geometries in analog circuits. Further, V/sub t/ and gain factor are not appropriate parameters for modeling mismatch. A physically based mismatch model can be used to obtain dramatic improvements in prediction of mismatch. This model is applied to MOSFET current mirrors to show some nonobvious effects over bias, geometry, and multiple-unit devices.Keywords
This publication has 17 references indexed in Scilit:
- Comparison between matching parameters and fluctuations at the wafer levelPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2003
- A comprehensive MOSFET mismatch modelPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2003
- Characterizing the mismatch of submicron MOS transistorsPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- A comprehensive vertical BJT mismatch modelPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- Effects of gate depletion and boron penetration on matching of deep submicron CMOS transistorsPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- SPICE modeling and quick estimation of MOSFET mismatch based on BSIM3 model and parametric testsIEEE Journal of Solid-State Circuits, 2001
- A CMOS mismatch model and scaling effectsIEEE Electron Device Letters, 1997
- Characterisation and modeling of mismatch in MOS transistors for precision analog designIEEE Journal of Solid-State Circuits, 1986
- Random error effects in matched MOS capacitors and current sourcesIEEE Journal of Solid-State Circuits, 1984
- Random errors in MOS capacitorsIEEE Journal of Solid-State Circuits, 1982