High-reliability fault-tolerant 16-MBit memory chip
- 1 January 1993
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Transactions on Reliability
- Vol. 42 (4) , 596-603
- https://doi.org/10.1109/24.273588
Abstract
No abstract availableKeywords
This publication has 20 references indexed in Scilit:
- A variable-stress shallow trench isolation (STL) technology with diffused sidewall doping for submicron CMOSPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2003
- Synergistic fault-tolerance for memory chipsIEEE Transactions on Computers, 1992
- A speed-enhanced DRAM array architecture with embedded ECCIEEE Journal of Solid-State Circuits, 1990
- A 50-ns 16-Mb DRAM with a 10-ns data rate and on-chip ECCIEEE Journal of Solid-State Circuits, 1990
- A high performance 16-Mb DRAM technologyPublished by Institute of Electrical and Electronics Engineers (IEEE) ,1990
- Design of a Fault-Tolerant DRAM with New On-Chip ECCPublished by Springer Nature ,1989
- Selector-line merged built-in ECC technique for DRAMsIEEE Journal of Solid-State Circuits, 1987
- A submicron VLSI memory with a 4b-at-a-time built-in ECC circuitPublished by Institute of Electrical and Electronics Engineers (IEEE) ,1984
- Multiple word/bit line redundancy for semiconductor memoriesIEEE Journal of Solid-State Circuits, 1978
- Cosmic Ray Induced in MOS Memory CellsIEEE Transactions on Nuclear Science, 1978