Iddq testing for CMOS VLSI
- 1 April 2000
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in Proceedings of the IEEE
- Vol. 88 (4) , 544-568
- https://doi.org/10.1109/5.843000
Abstract
It is little more than 15-years since the idea of Iddq testing was first proposed. Many semiconductor companies now consider Iddq testing as an integral part of the overall testing for all IC's. This paper describes the present status of Iddq testing along with the essential items and necessary data related to Iddq testing. As part of the introduction, a historical background and discussion is given on why this test method has drawn attention. A section on physical defects with in-depth discussion and examples is used to illustrate why a test method outside the voltage environment is required. Data with additional information from case studies is used to explain the effectiveness of Iddq testing. In Section IV, design issues, design styles, Iddq test vector generation and simulation methods are discussed. The concern of whether Iddq testing will remain useful in deep submicron technologies is addressed (Section V). The use of Iddq testing for reliability screening is described (Section VI). The current measurement methods for Iddq testing are given (Section VII) followed by comments on the economics of Iddq testing (Section VIII). In Section IX pointers to some recent research are given and finally, concluding remarks are given in Section X.Keywords
This publication has 92 references indexed in Scilit:
- CURRENT VS. LOGIC TESTING OF GATE OXIDE SHORT, FLOATING GATE AND BRIDGING FAILURES IN CMOSPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2005
- Analysis of resistive bridging fault detection in BiCMOS digital ICsIEEE Transactions on Very Large Scale Integration (VLSI) Systems, 1993
- Layout-dependent fault analysis and test synthesis for CMOS circuitsIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 1993
- Fault modeling of physical failures in CMOS VLSI circuitsIEEE Transactions on Circuits and Systems, 1990
- Modeling of gate oxide shorts in MOS transistorsIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 1989
- Realistic fault modeling for VLSI testingPublished by Association for Computing Machinery (ACM) ,1987
- CMOS circuit testabilityIEEE Journal of Solid-State Circuits, 1986
- Breakdown voltage characteristics of thin oxides and their correlation to defects in the oxide as observed by the EBIC techniqueIEEE Electron Device Letters, 1986
- Test Considerations for Gate Oxide Shorts in CMOS ICsIEEE Design & Test of Computers, 1986
- On physical models for gate oxide breakdownIEEE Electron Device Letters, 1984