A programmable BIST core for embedded DRAM
- 1 January 1999
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Design & Test of Computers
- Vol. 16 (1) , 59-70
- https://doi.org/10.1109/54.748806
Abstract
[[abstract]]© 1999 Institute of Electrical and Electronics Engineers - The programmable BIST design presented here supports various test modes using a simple controller. With the March C algorithm, the BIST circuit's overhead is under 1.3% for a 1-Mbit DRAM and under 0.3% for a 16-Mbit DRAM. The BIST design presented for embedded DRAM supports built-in self-diagnosis by feeding error information to the external tester. Moreover, using a specific test sequence, it can test for critical timing faults, reducing tester time for ac parametric test. The design supports wafer test, pre-burn-in test, burn-in, and final test. It is field-programmable; the user can program test algorithms using predetermined test elements (such as march elements, surround test elements, and refresh modes). The user can optimize the hardware for a specific embedded DRAM with a set of predetermined test elements. Our design is different from the microprogram-controlled BIST described by J. Dreibelbis et al. (1998) which has greater flexibility but higher overhead. Because our design begins at the register-transfer language level, test element insertion (for higher test coverage) and deletion (for lower hardware overhead are relatively easy[[department]]電機工程學This publication has 10 references indexed in Scilit:
- A realistic self-test machine for static random access memoriesPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2003
- Fault modeling and test algorithm development for static random access memoriesPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2003
- A D&T Roundtable: Testing Mixed Logic and DRAM Chipshigher throughput devices has put the integration of DRAM into a new spectrum.]IEEE Design & Test of Computers, 1998
- Processor-based built-in self-test for embedded DRAMIEEE Journal of Solid-State Circuits, 1998
- On-wafer BIST of a 200-Gb/s failed-bit search for 1-Gb DRAMIEEE Journal of Solid-State Circuits, 1997
- A case for intelligent RAMIEEE Micro, 1997
- Industrial BIST of embedded RAMsIEEE Design & Test of Computers, 1995
- Built-in self-diagnosis for repairable embedded RAMsIEEE Design & Test of Computers, 1993
- Using march tests to test SRAMsIEEE Design & Test of Computers, 1993
- Serial interfacing for embedded-memory testingIEEE Design & Test of Computers, 1990