Effects of erase source bias on Flash EPROM device reliability
- 1 January 1995
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Transactions on Electron Devices
- Vol. 42 (1) , 150-159
- https://doi.org/10.1109/16.370023
Abstract
No abstract availableThis publication has 10 references indexed in Scilit:
- Reliability performance of ETOX based flash memoriesPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2003
- Lucky-hole injection induced by band-to-band tunneling leakage in stacked gate transistorsPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- Lateral profiling of oxide charge and interface traps near MOSFET junctionsIEEE Transactions on Electron Devices, 1993
- Erratic Erase In ETOX/sup TM/ Flash Memory ArrayPublished by Institute of Electrical and Electronics Engineers (IEEE) ,1993
- Suppressing Flash EEPROM Erase Leakage With Negative Gate Bias And LDD Erase JunctionPublished by Institute of Electrical and Electronics Engineers (IEEE) ,1993
- Novel read disturb failure mechanism induced by FLASH cyclingPublished by Institute of Electrical and Electronics Engineers (IEEE) ,1993
- Determination of trapped oxide charge in flash EPROMs and MOSFETs with thin oxidesIEEE Electron Device Letters, 1992
- Stress-induced current in thin silicon dioxide filmsPublished by Institute of Electrical and Electronics Engineers (IEEE) ,1992
- Fowler-Nordheim Tunneling into Thermally Grown SiO2Journal of Applied Physics, 1969
- Enhanced Tunneling through Dielectric Films due to Ionic DefectsJournal of Applied Physics, 1966